Publications
Impact of process variations on emerging memristor." In Proceedings Design Automation Conference, 877-882. 2010.
"Low-power dual-element memristor based memory design." In Proceedings of the International Symposium on Low Power Electronics and Design, 25-30. 2010.
"Nondestructive Self-Reference Scheme for Spin-Transfer Torque Random Access Memory (STT-RAM)." In Design, Automation and Test in Europe Conference and Exhibition , IEEE, 148-153. 2010.
"A nondestructive self-reference scheme for spin-transfer torque random access memory (STT-RAM)." In Proceedings Design, Automation and Test in Europe, Date, 148-153. 2010.
"Patents relevant to cross-point memory array." Recent Patents on Electrical Engineeringe 3, no. 2 (2010): 114-124.
"Patents relevant to spintronic memristor." Recent Patents on Electrical Engineeringe 3, no. 1 (2010): 10-18.
"PCMO device with high switching stability." Ieee Electron Device Letters 31, no. 8 (2010): 866-868.
"Scalability of PCMO-based resistive switch device in DSM technologies." In Proceedings of the 11th International Symposium on Quality Electronic Design, Isqed 2010, 327-332. 2010.
"Spin transfer torque memory with thermal assist mechanism: A case study." Ieee Transactions on Magnetics 46, no. 3 PART 2 (2010): 860-865.
"Spintronic devices: From memory to memristor." In 2010 International Conference on Communications, Circuits and Systems, Icccas 2010 Proceedings, 811-816. 2010.
"Spintronic memristor devices and application." In Proceedings Design, Automation and Test in Europe, Date, 667-672. 2010.
"Spintronic memristor temperature sensor." Ieee Electron Device Letters 31, no. 1 (2010): 20-22.
"Variable-Latency Adder (VL-Adder) Designs for Low Power and NBTI Tolerance." Ieee Transactions on Very Large Scale Integration (Vlsi) Systems 18, no. 11 (2010): 1621-1624.
"Variation tolerant sensing scheme of spin-transfer torque memory for yield improvement." In Ieee/Acm International Conference on Computer Aided Design, Digest of Technical Papers, Iccad, 432-437. 2010.
"Compact modeling and corner analysis of spintronic memristor." In 2009 Ieee/Acm International Symposium on Nanoscale Architectures, Nanoarch 2009, 7-12. 2009.
"Gated decap: Gate leakage control of on-chip decoupling capacitors in scaled technologies." Ieee Transactions on Very Large Scale Integration (Vlsi) Systems 17, no. 12 (2009): 1749-1752.
"Improving STT MRAM storage density through smaller-than-worst-case transistor sizing." In Proceedings Design Automation Conference, 87-90. 2009.
"A novel architecture of the 3D stacked MRAM L2 Cache for CMPs." In Proceedings International Symposium on High Performance Computer Architecture, 239-249. 2009.
"Ordering of magnetic nanoparticles in bilayer structures." Journal of Physics D: Applied Physics 42, no. 1 (2009): 015006.
"An overview of non-volatile memory technology and the implication for tools and architectures." In Proceedings Design, Automation and Test in Europe, Date, 731-736. 2009.
"The salvage cache: A fault-tolerant cache architecture for next-generation memory technologies." In Proceedings Ieee International Conference on Computer Design: Vlsi in Computers and Processors, 268-274. 2009.
"Spintronic memristor through spin-thorque-induced magnetization motion." Ieee Electron Device Letters 30, no. 3 (2009): 294-297.
"Thermal-assisted spin transfer torque memory (STT-RAM) cell design exploration." In Proceedings of the 2009 Ieee Computer Society Annual Symposium on Vlsi, Isvlsi 2009, 217-222. 2009.
"Tolerating process variations in large, set-associative caches: The buddy cache." Acm Transactions on Architecture and Code Optimization 6, no. 2 (2009): 1-34.
"Circuit and microarchitecture evaluation of 3D stacking magnetic RAM (MRAM) as a universal memory replacement." In Proceedings Design Automation Conference, 554-559. 2008.
"